Invention Grant
- Patent Title: Multilayer printed wiring board
- Patent Title (中): 多层印刷线路板
-
Application No.: US12163286Application Date: 2008-06-27
-
Publication No.: US07781681B2Publication Date: 2010-08-24
- Inventor: Takashi Kariya
- Applicant: Takashi Kariya
- Applicant Address: JP Ogaki-shi
- Assignee: Ibiden Co., Ltd.
- Current Assignee: Ibiden Co., Ltd.
- Current Assignee Address: JP Ogaki-shi
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2005-373733 20051227
- Main IPC: H05K1/16
- IPC: H05K1/16

Abstract:
A multilayer printed wiring board includes a core substrate and a built-up wiring layer formed by alternately layering conductor circuits and insulating resin layers. The built-up wiring layer includes a first surface provided in contact with the core substrate and a second surface opposing the first surface and including a mounting area on which at least one semiconductor device is to be mounted. A first plurality of through-hole conductors is formed in a first portion of the core substrate which corresponds to the mounting area of the second surface, and a second plurality of through-hole conductors formed in a second portion of the core substrate which corresponds to another area of the second surface other than the mounting area. A pitch between the first plurality of through-hole conductors is smaller than a pitch between the second plurality of through-hole conductors. In one aspect, a ratio of pads to through holes directly below a processor core section of the semiconductor device is less that a number of pads to through holes in an area outside the processor core.
Public/Granted literature
- US20090000812A1 MULTILAYER PRINTED WIRING BOARD Public/Granted day:2009-01-01
Information query