Invention Grant
US07783834B2 L2 cache array topology for large cache with different latency domains
有权
具有不同延迟域的大型缓存的L2缓存阵列拓扑
- Patent Title: L2 cache array topology for large cache with different latency domains
- Patent Title (中): 具有不同延迟域的大型缓存的L2缓存阵列拓扑
-
Application No.: US11947742Application Date: 2007-11-29
-
Publication No.: US07783834B2Publication Date: 2010-08-24
- Inventor: Leo James Clark , Guy Lynn Guthrie , Kirk Samuel Livingston , William John Starke
- Applicant: Leo James Clark , Guy Lynn Guthrie , Kirk Samuel Livingston , William John Starke
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Diana R. Gerhardt; Jack V. Musgrove
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
A cache memory logically associates a cache line with at least two cache sectors of a cache array wherein different sectors have different output latencies and, for a load hit, selectively enables the cache sectors based on their latency to output the cache line over successive clock cycles. Larger wires having a higher transmission speed are preferably used to output the cache line corresponding to the requested memory block. In the illustrative embodiment the cache is arranged with rows and columns of the cache sectors, and a given cache line is spread across sectors in different columns, with at least one portion of the given cache line being located in a first column having a first latency, and another portion of the given cache line being located in a second column having a second latency greater than the first latency. One set of wires oriented along a horizontal direction may be used to output the cache line, while another set of wires oriented along a vertical direction may be used for maintenance of the cache sectors. A given cache line is further preferably spread across sectors in different rows or cache ways. For example, a cache line can be 128 bytes and spread across four sectors in four different columns, each sector containing 32 bytes of the cache line, and the cache line is output over four successive clock cycles with one sector being transmitted during each of the four cycles.
Public/Granted literature
- US20080077740A1 L2 CACHE ARRAY TOPOLOGY FOR LARGE CACHE WITH DIFFERENT LATENCY DOMAINS Public/Granted day:2008-03-27
Information query