Invention Grant
US07790554B2 Method of manufacturing semiconductor integrated circuit device with high and low breakdown-voltage MISFETs
有权
具有高和低击穿电压MISFET的半导体集成电路器件的制造方法
- Patent Title: Method of manufacturing semiconductor integrated circuit device with high and low breakdown-voltage MISFETs
- Patent Title (中): 具有高和低击穿电压MISFET的半导体集成电路器件的制造方法
-
Application No.: US12432393Application Date: 2009-04-29
-
Publication No.: US07790554B2Publication Date: 2010-09-07
- Inventor: Hideki Yasuoka , Masami Kouketsu , Susumu Ishida , Kazunari Saitou
- Applicant: Hideki Yasuoka , Masami Kouketsu , Susumu Ishida , Kazunari Saitou
- Applicant Address: JP Tokyo
- Assignee: Renesas Technology Corp.
- Current Assignee: Renesas Technology Corp.
- Current Assignee Address: JP Tokyo
- Agency: Miles & Stockbridge P.C.
- Priority: JP2000-364146 20001130
- Main IPC: H01L21/77
- IPC: H01L21/77

Abstract:
Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.
Public/Granted literature
- US20090209078A1 Semiconductor Integrated Circuit Device and Method of Manufacturing the Same Public/Granted day:2009-08-20
Information query
IPC分类: