Invention Grant
US07791145B2 Semiconductor structures for latch-up suppression and methods of forming such semiconductor structures
有权
用于闭锁抑制的半导体结构和形成这种半导体结构的方法
- Patent Title: Semiconductor structures for latch-up suppression and methods of forming such semiconductor structures
- Patent Title (中): 用于闭锁抑制的半导体结构和形成这种半导体结构的方法
-
Application No.: US11764571Application Date: 2007-06-18
-
Publication No.: US07791145B2Publication Date: 2010-09-07
- Inventor: Toshiharu Furukawa , Robert J. Gauthier, Jr. , David Vaclav Horak , Charles William Koburger, III , Jack Allan Mandelman , William Robert Tonti
- Applicant: Toshiharu Furukawa , Robert J. Gauthier, Jr. , David Vaclav Horak , Charles William Koburger, III , Jack Allan Mandelman , William Robert Tonti
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Wood, Herron & Evans, LLP
- Main IPC: H01L27/092
- IPC: H01L27/092

Abstract:
Semiconductor structures and methods for suppressing latch-up in bulk CMOS devices. The semiconductor structure comprises a shaped-modified isolation region that is formed in a trench generally between two doped wells of the substrate in which the bulk CMOS devices are fabricated. The shaped-modified isolation region may comprise a widened dielectric-filled portion of the trench, which may optionally include a nearby damage region, or a narrowed dielectric-filled portion of the trench that partitions a damage region between the two doped wells. Latch-up may also be suppressed by providing a lattice-mismatched layer between the trench base and the dielectric filler in the trench.
Public/Granted literature
- US20070241409A1 SEMICONDUCTOR STRUCTURES FOR LATCH-UP SUPPRESSION AND METHODS OF FORMING SUCH SEMICONDUCTOR STRUCTURES Public/Granted day:2007-10-18
Information query
IPC分类: