Invention Grant
- Patent Title: Semiconductor integrated circuit
- Patent Title (中): 半导体集成电路
-
Application No.: US12252563Application Date: 2008-10-16
-
Publication No.: US07795645B2Publication Date: 2010-09-14
- Inventor: Masaya Sumita
- Applicant: Masaya Sumita
- Applicant Address: JP Osaka
- Assignee: Panasonic Corporation
- Current Assignee: Panasonic Corporation
- Current Assignee Address: JP Osaka
- Agency: Steptoe & Johnson LLP
- Priority: JP11-368558 19991227; JP2000-005523 20000114
- Main IPC: H01L23/528
- IPC: H01L23/528

Abstract:
It is an object of the present invention to provide a semiconductor integrated circuit having a chip layout that reduces line length to achieve faster processing. A cache comprises a TAG memory module and a cache data memory module. The cache data memory module is divided into first and second cache data memory modules which are disposed on both sides of the TAG memory module, and input/output circuits of a data TLB are opposed to the input/output circuit of the TAG memory module and the input/output circuits of the first and second cache data memory modules across a bus area to reduce the line length to achieve faster processing.
Public/Granted literature
- US20090129138A1 Semiconductor Integrated Circuit Public/Granted day:2009-05-21
Information query
IPC分类: