Invention Grant
- Patent Title: Level shift circuit
- Patent Title (中): 电平移位电路
-
Application No.: US12425690Application Date: 2009-04-17
-
Publication No.: US07795916B2Publication Date: 2010-09-14
- Inventor: Mikio Aoki
- Applicant: Mikio Aoki
- Applicant Address: JP Kanagawa
- Assignee: NEC Electronics Corporation
- Current Assignee: NEC Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Young & Thompson
- Priority: JP2008-109299 20080418
- Main IPC: H03K19/094
- IPC: H03K19/094

Abstract:
A level shift circuit insusceptible to mistaken operations at the time of disengagement of a standby state is disclosed. The level shift circuit includes a level converter circuit 5, a barrier gate circuit 2 and a holding circuit (MMP1, MMP2). The level converter circuit converts a signal level of a circuit operating in a VDD1 system to a signal level of a VDD2 system. The barrier gate circuit is responsive to a standby signal (STBY) to fix input signals (AB, AAB) of the level converter circuit 5 at a LOW level. The holding circuit holds an output of the level converter circuit 5 at a constant voltage when the input signals (AB, AAB) are at the LOW level (FIG. 1).
Public/Granted literature
- US20090278587A1 LEVEL SHIFT CIRCUIT Public/Granted day:2009-11-12
Information query
IPC分类: