Invention Grant
- Patent Title: Method for fabricating semiconductor device capable of decreasing critical dimension in peripheral region
- Patent Title (中): 制造能够减小外围区域临界尺寸的半导体器件的方法
-
Application No.: US12484748Application Date: 2009-06-15
-
Publication No.: US07803710B2Publication Date: 2010-09-28
- Inventor: Kyung-Won Lee , Ki-Won Nam
- Applicant: Kyung-Won Lee , Ki-Won Nam
- Applicant Address: KR Kyoungki-Do
- Assignee: Hynix Semiconductor Inc.
- Current Assignee: Hynix Semiconductor Inc.
- Current Assignee Address: KR Kyoungki-Do
- Agency: Blakely Sokoloff Taylor & Zafman
- Priority: KR2004-0048365 20040625
- Main IPC: H01L21/306
- IPC: H01L21/306

Abstract:
A method for fabricating a semiconductor device where a critical dimension in a peripheral region is decreased. The method includes the steps of: forming a silicon nitride layer on a substrate including a cell region and a peripheral region; forming a silicon oxynitride layer on the silicon nitride layer; forming a line-type photoresist pattern on the silicon oxynitride layer such that the photoresist pattern in the cell region has a width larger than that of a final pattern structure and the photoresist pattern in the peripheral region has a width that reduces an incidence of pattern collapse; etching the silicon oxynitride layer and the silicon nitride layer until widths of a remaining silicon oxynitride layer and a remaining silicon nitride layer are smaller than the width of the photoresist pattern used as an etch mask through suppressing generation of polymers; and over-etching the remaining silicon nitride layer.
Public/Granted literature
Information query
IPC分类: