Invention Grant
- Patent Title: Shift-frequency scaling
- Patent Title (中): 移位频率缩放
-
Application No.: US12080878Application Date: 2008-04-07
-
Publication No.: US07805648B2Publication Date: 2010-09-28
- Inventor: Aditya Ramachandran
- Applicant: Aditya Ramachandran
- Applicant Address: US CA Milpitas
- Assignee: Open-Silicon Inc.
- Current Assignee: Open-Silicon Inc.
- Current Assignee Address: US CA Milpitas
- Agency: Ohlandt, Greeley, Ruggiero & Perle, L.L.P.
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
There is provided a method that includes, (a) determining a first clock frequency for shifting a first section of a scan pattern set through a path in a digital circuit such that a first power dissipated by the digital circuit while shifting the first section does not exceed a power limit, (b) determining a second clock frequency for shifting a second section of the scan pattern set through the path such that a second power dissipated by the digital circuit while shifting the second section does not exceed the power limit, (c) shifting the first section through the path at the first clock frequency, and (d) shifting the second section through the path at the second clock frequency, where first and second clock frequencies are different from one another. There is also provided a system that performs the method.
Public/Granted literature
- US20090254787A1 Shift-frequency scaling Public/Granted day:2009-10-08
Information query