Invention Grant
- Patent Title: Jitter generating circuit
- Patent Title (中): 抖动发生电路
-
Application No.: US11916247Application Date: 2006-06-18
-
Publication No.: US07808291B2Publication Date: 2010-10-05
- Inventor: Takayuki Nakamura , Takashi Sekino
- Applicant: Takayuki Nakamura , Takashi Sekino
- Applicant Address: JP Tokyo
- Assignee: Advantest Corporation
- Current Assignee: Advantest Corporation
- Current Assignee Address: JP Tokyo
- Agency: patenttm.us
- Priority: JP2005-160832 20060601
- International Application: PCT/JP2006/309923 WO 20060618
- International Announcement: WO2006/129491 WO 20061207
- Main IPC: H03H11/16
- IPC: H03H11/16

Abstract:
A jitter generating circuit wherein a simple structure can be used to generate a pattern effect jitter. A jitter generating circuit 1 comprises a driver input circuit 20 that serves as a signal analyzing unit for analyzing the contents of the signal pattern of an input signal; a plurality of gain adjusting circuits 30; a plurality of lowpass filters 40; a plurality of adders 50; an adder 52; and a driver output circuit 60 that outputs a signal obtained by adjusting, in accordance with a signal analysis result, the phase of the input signal in such a direction in which the change timing deviates when the input signal is transmitted to the transmission line. Thus, the phase of an input signal is adjusted, thereby adding the jitter to the input signal.
Public/Granted literature
- US20100201421A1 JITTER GENERATING CIRCUIT Public/Granted day:2010-08-12
Information query