Invention Grant
- Patent Title: Multiphase level shift system
- Patent Title (中): 多相电平转换系统
-
Application No.: US12296021Application Date: 2007-06-15
-
Publication No.: US07808295B2Publication Date: 2010-10-05
- Inventor: Shiro Sakiyama , Akinori Matsumoto , Takashi Morie , Shiro Dosho , Yusuke Tokunaga
- Applicant: Shiro Sakiyama , Akinori Matsumoto , Takashi Morie , Shiro Dosho , Yusuke Tokunaga
- Applicant Address: JP Osaka
- Assignee: Panasonic Corporation
- Current Assignee: Panasonic Corporation
- Current Assignee Address: JP Osaka
- Agency: McDermott Will & Emery LLP
- Priority: JP2006-312041 20061117
- International Application: PCT/JP2007/062125 WO 20070615
- International Announcement: WO2008/059631 WO 20080522
- Main IPC: H03L5/00
- IPC: H03L5/00 ; H03F3/66

Abstract:
Each of n level shifters (LS0 to LS7) includes an NMOS transistor (Mn1) for receiving any one of n clock signals (P0 to P7) and a PMOS transistor (Mp1) for receiving an output signal from another level shifter. An output signal given to the PMOS transistor (Mp1) included in each of the level shifters (LS0 to LS7) is an output signal of the level shifter which receives the clock signal whose phase delay amount with respect to the clock signal given to the NMOS transistor (Mn1) included in that level shifter is a phase amount X (0°
Public/Granted literature
- US20090134931A1 MULTIPHASE LEVEL SHIFT SYSTEM Public/Granted day:2009-05-28
Information query