Invention Grant
US07812401B2 MOS device and process having low resistance silicide interface using additional source/drain implant
有权
MOS器件和工艺具有使用额外的源极/漏极注入的低电阻硅化物界面
- Patent Title: MOS device and process having low resistance silicide interface using additional source/drain implant
- Patent Title (中): MOS器件和工艺具有使用额外的源极/漏极注入的低电阻硅化物界面
-
Application No.: US12688966Application Date: 2010-01-18
-
Publication No.: US07812401B2Publication Date: 2010-10-12
- Inventor: Borna Obradovic , Shashank Ekbote , Mark Visokay
- Applicant: Borna Obradovic , Shashank Ekbote , Mark Visokay
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H01L27/092
- IPC: H01L27/092

Abstract:
An integrated circuit (IC) includes a semiconductor substrate, a least one MOS transistor formed in or on the substrate, the MOS transistor including a source and drain doped with a first dopant type having a channel region of a second dopant type interposed between, and a gate electrode and a gate insulator over the channel region. A silicide layer forming a low resistance contact is at an interface region at a surface portion of the source and drain. At the interface region a chemical concentration of the first dopant is at least 5×1020 cm−3. Silicide interfaces according to the invention provide MOS transistor with a low silicide interface resistance, low pipe density, with an acceptably small impact on short channel behavior.
Public/Granted literature
- US20100109089A1 MOS DEVICE AND PROCESS HAVING LOW RESISTANCE SILICIDE INTERFACE USING ADDITIONAL SOURCE/DRAIN IMPLANT Public/Granted day:2010-05-06
Information query
IPC分类: