Invention Grant
- Patent Title: Level shifter
- Patent Title (中): 电平移位器
-
Application No.: US12510718Application Date: 2009-07-28
-
Publication No.: US07812637B2Publication Date: 2010-10-12
- Inventor: Akinori Matsumoto , Shiro Sakiyama , Takashi Morie
- Applicant: Akinori Matsumoto , Shiro Sakiyama , Takashi Morie
- Applicant Address: JP Osaka
- Assignee: Panasonic Cororation
- Current Assignee: Panasonic Cororation
- Current Assignee Address: JP Osaka
- Agency: McDermott Will & Emery LLP
- Priority: JP2007-030167 20070209
- Main IPC: H03K19/0175
- IPC: H03K19/0175

Abstract:
Input transistors have sources which are connected to a first input reference node and gates to which a pair of input signals are input. Input-side voltage relaxing transistors have sources connected to drains of the pair of input transistors and gates connected to a second input reference node. Output-side voltage relaxing transistors have sources connected to output nodes, gates connected to a first output reference node, and drains connected to drains of the input-side voltage relaxing transistors. First and second inverter circuits are in correspondence with the output nodes, and are connected between second and third output reference nodes. Each of the first and second inverter circuits also supplies a voltage at one of the second and third output reference nodes to its corresponding one of the output nodes, depending on a voltage at its non-corresponding one of the output nodes.
Public/Granted literature
- US20090284282A1 LEVEL SHIFTER Public/Granted day:2009-11-19
Information query
IPC分类: