Invention Grant
US07817474B2 Method for programming and erasing an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits
有权
用于编程和擦除NMOS EEPROM单元阵列的方法,可最大限度地减少存储器阵列和支持电路的位干扰和电压耐受要求
- Patent Title: Method for programming and erasing an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits
- Patent Title (中): 用于编程和擦除NMOS EEPROM单元阵列的方法,可最大限度地减少存储器阵列和支持电路的位干扰和电压耐受要求
-
Application No.: US12331542Application Date: 2008-12-10
-
Publication No.: US07817474B2Publication Date: 2010-10-19
- Inventor: Jeffrey A. Shields , Kent D. Hewitt , Donald S. Gerber
- Applicant: Jeffrey A. Shields , Kent D. Hewitt , Donald S. Gerber
- Applicant Address: US AZ Chandler
- Assignee: Microchip Technology Incorporated
- Current Assignee: Microchip Technology Incorporated
- Current Assignee Address: US AZ Chandler
- Agency: King & Spalding L.L.P.
- Main IPC: G11C16/00
- IPC: G11C16/00

Abstract:
A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.
Public/Granted literature
Information query