Invention Grant
US07829442B2 Semiconductor heterostructures having reduced dislocation pile-ups and related methods
有权
具有减少位错堆积和相关方法的半导体异质结构
- Patent Title: Semiconductor heterostructures having reduced dislocation pile-ups and related methods
- Patent Title (中): 具有减少位错堆积和相关方法的半导体异质结构
-
Application No.: US11941629Application Date: 2007-11-16
-
Publication No.: US07829442B2Publication Date: 2010-11-09
- Inventor: Richard Westhoff , Vicky K. Yang , Matthew T. Currie , Christopher Vineis , Christopher Leitz
- Applicant: Richard Westhoff , Vicky K. Yang , Matthew T. Currie , Christopher Vineis , Christopher Leitz
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L21/20
- IPC: H01L21/20

Abstract:
Dislocation pile-ups in compositionally graded semiconductor layers are reduced or eliminated, thereby leading to increased semiconductor device yield and manufacturability. This is accomplished by introducing a semiconductor layer having a plurality of threading dislocations distributed substantially uniformly across its surface as a starting layer and/or at least one intermediate layer during growth and relaxation of the compositionally graded layer. The semiconductor layer may include a seed layer disposed proximal to the surface of the semiconductor layer and having the threading dislocations uniformly distributed therein.
Public/Granted literature
- US20080079024A1 SEMICONDUCTOR HETEROSTRUCTURES HAVING REDUCED DISLOCATION PILE-UPS AND RELATED METHODS Public/Granted day:2008-04-03
Information query
IPC分类: