Invention Grant
- Patent Title: Semiconductor substrate elastomeric stack
- Patent Title (中): 半导体衬底弹性体叠层
-
Application No.: US11975007Application Date: 2007-10-16
-
Publication No.: US07829994B2Publication Date: 2010-11-09
- Inventor: Robert O. Conn
- Applicant: Robert O. Conn
- Applicant Address: US NC Research Triangle Park
- Assignee: siXis, Inc.
- Current Assignee: siXis, Inc.
- Current Assignee Address: US NC Research Triangle Park
- Agency: Imperium Patent Works
- Agent T. Lester Wallace; Joseph S. Spano
- Main IPC: H01L23/02
- IPC: H01L23/02

Abstract:
A reconfigurable high performance computer occupies less than 360 cubic inches and has an approximate compute power of 0.7 teraflops per second while consuming less than 1000 watts. The computer includes a novel stack of semiconductor substrate assemblies. Some semiconductor substrate assemblies involve field programmable gate array (FPGA) dice that are directly surface mounted, as bare die, to a semiconductor substrate. Other semiconductor substrate assemblies of the stack involve bare memory integrated circuit dice that are directly surface mounted to a semiconductor substrate. Elastomeric connectors interconnect adjacent semiconductor substrates proceeding down the stack. Tines of novel comb-shaped power bus bar assembly structures extend into the stack to supply DC supply voltages. The supply voltages are supplied from bus bars, through vias in the semiconductor substrates, and to the integrated circuits on the other side of the substrates. The power bus bars also serve as capacitors and guides for liquid coolant.
Public/Granted literature
- US20090079058A1 Semiconductor substrate elastomeric stack Public/Granted day:2009-03-26
Information query
IPC分类: