Invention Grant
US07830185B2 Duty cycle correction (DCC) circuit and delayed locked loop (DLL) circuit using the same
有权
使用相同的占空比校正(DCC)电路和延迟锁定环(DLL)电路
- Patent Title: Duty cycle correction (DCC) circuit and delayed locked loop (DLL) circuit using the same
- Patent Title (中): 使用相同的占空比校正(DCC)电路和延迟锁定环(DLL)电路
-
Application No.: US11648314Application Date: 2006-12-29
-
Publication No.: US07830185B2Publication Date: 2010-11-09
- Inventor: Su Hyun Kim , Min Young Yoo
- Applicant: Su Hyun Kim , Min Young Yoo
- Applicant Address: KR Icheon-si
- Assignee: Hynix Semiconductor Inc.
- Current Assignee: Hynix Semiconductor Inc.
- Current Assignee Address: KR Icheon-si
- Agency: Cooper & Dunham LLP
- Agent John P. White
- Priority: KR10-2006-0059881 20060629
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A duty cycle correction (DCC) circuit and a delayed locked loop (DLL) circuit using the same are disclosed. The DCC circuit is operated by an enable signal which is enabled when the DLL is locked. The duty cycle correction (DCC) circuit includes a clock input unit and a duty cycle mixing unit. The clock input unit receives the enable signal and first and second clock input signals having opposite phases, generates an inverting signal of the first clock input signal, and when the enable signal is enabled, generates first and second internal clock signals, based on the first and second clock input signals and the inverting signal. The duty cycle mixing unit mixes a phase of the first internal clock signal with a phase of the second internal clock signal.
Public/Granted literature
- US20080042705A1 Duty cycle correction (DCC) circuit and delayed locked loop (DLL) circuit using the same Public/Granted day:2008-02-21
Information query