Invention Grant
US07831947B2 Semiconductor layout design apparatus, semiconductor layout design method and computer readable medium
有权
半导体布局设计设备,半导体布局设计方法和计算机可读介质
- Patent Title: Semiconductor layout design apparatus, semiconductor layout design method and computer readable medium
- Patent Title (中): 半导体布局设计设备,半导体布局设计方法和计算机可读介质
-
Application No.: US11941739Application Date: 2007-11-16
-
Publication No.: US07831947B2Publication Date: 2010-11-09
- Inventor: Shen Wang , Tetsuaki Utsumi , Mizue Sekine
- Applicant: Shen Wang , Tetsuaki Utsumi , Mizue Sekine
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Turocy & Watson, LLP
- Priority: JP2006-312007 20061117
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A semiconductor layout design apparatus has an inter-block connection information extracting part, a block global placement part and a cell placement setting part. The inter-block connection information extracting part configured to extract the number of wiring connections between a plurality of blocks including standard cells and macrocells based on a net list, library information, floor plan information and technology information. The block global placement part configured to roughly place the plurality of blocks in a placement region on a semiconductor substrate. The cell placement setting part configured to set placement positions of the macrocells in the block based on a positioning relationship with the other block and the number of the wiring connections with the other block with respect to each of the plurality of blocks roughly placed by the block global placement part.
Public/Granted literature
- US20080134120A1 SEMICONDUCTOR LAYOUT DESIGN APPARATUS, SEMICONDUCTOR LAYOUT DESIGN METHOD AND COMPUTER READABLE MEDIUM Public/Granted day:2008-06-05
Information query