Invention Grant
US07847356B2 Metal gate high-K devices having a layer comprised of amorphous silicon
有权
具有由非晶硅组成的层的金属栅极高K器件
- Patent Title: Metal gate high-K devices having a layer comprised of amorphous silicon
- Patent Title (中): 具有由非晶硅组成的层的金属栅极高K器件
-
Application No.: US12542855Application Date: 2009-08-18
-
Publication No.: US07847356B2Publication Date: 2010-12-07
- Inventor: Tze-Chiang Chen , Bruce B. Doris , Vijay Narayanan , Vamsi Paruchuri
- Applicant: Tze-Chiang Chen , Bruce B. Doris , Vijay Narayanan , Vamsi Paruchuri
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Harrington & Smith
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L27/092 ; H01L29/78

Abstract:
Disclosed is a method to fabricate a semiconductor device, and a device fabricated in accordance with the method. The method includes providing a substrate comprised of silicon; performing a shallow trench isolation process to delineate nFET and pFET active areas and, within each active area, forming a gate structure over a surface of the substrate, the gate structure comprising in order from the surface of the substrate, a layer of high dielectric constant oxide, a layer comprised of a metal, a layer comprised of amorphous silicon, and a layer comprised of polycrystalline silicon. The layer comprised of amorphous silicon is provided to substantially prevent regrowth of the high dielectric constant oxide layer in a vertical direction during at least a deposition and processing of the polycrystalline silicon layer and/or metal layer.
Public/Granted literature
- US20090302396A1 Structure and Method to Fabricate Metal Gate High-K Devices Public/Granted day:2009-12-10
Information query
IPC分类: