Invention Grant
US07847356B2 Metal gate high-K devices having a layer comprised of amorphous silicon 有权
具有由非晶硅组成的层的金属栅极高K器件

Metal gate high-K devices having a layer comprised of amorphous silicon
Abstract:
Disclosed is a method to fabricate a semiconductor device, and a device fabricated in accordance with the method. The method includes providing a substrate comprised of silicon; performing a shallow trench isolation process to delineate nFET and pFET active areas and, within each active area, forming a gate structure over a surface of the substrate, the gate structure comprising in order from the surface of the substrate, a layer of high dielectric constant oxide, a layer comprised of a metal, a layer comprised of amorphous silicon, and a layer comprised of polycrystalline silicon. The layer comprised of amorphous silicon is provided to substantially prevent regrowth of the high dielectric constant oxide layer in a vertical direction during at least a deposition and processing of the polycrystalline silicon layer and/or metal layer.
Public/Granted literature
Information query
Patent Agency Ranking
0/0