Invention Grant
- Patent Title: Semiconductor memory
- Patent Title (中): 半导体存储器
-
Application No.: US12370638Application Date: 2009-02-13
-
Publication No.: US07847363B2Publication Date: 2010-12-07
- Inventor: Kikuko Sugimae , Satoshi Tanaka , Koji Hashimoto , Masayuki Ichige
- Applicant: Kikuko Sugimae , Satoshi Tanaka , Koji Hashimoto , Masayuki Ichige
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2004-295268 20041007
- Main IPC: G11C5/00
- IPC: G11C5/00

Abstract:
Borderless contacts for word lines or via contacts for bit lines are formed using interconnect patterns, a part of which is removed. A semiconductor memory includes: a plurality of active regions AAi, AAi+1, . . . , AAn, which extend on a memory cell array along the column length; a plurality of word line patterns WL1, WL2, . . . , extend along the row length and are non-uniformly arranged; a plurality of select gate line patterns SG1, SG2, . . . , are arranged parallel to the plurality of word line patterns; borderless contacts are formed near the ends of the word line patterns on the memory cell array, and are in contact with part of an interconnect extended from the end of the memory cell array, but are not in contact with interconnects adjacent to that interconnect; and bit line contacts are formed within contact forming regions provided by removing part of the plurality of word line patterns and select gate line patterns through double exposure.
Public/Granted literature
- US20090154214A1 SEMICONDUCTOR MEMORY Public/Granted day:2009-06-18
Information query