Invention Grant
US07863130B2 Tunable stressed polycrystalline silicon on dielectrics in an integrated circuit
有权
可调谐的在集成电路中的电介质上施加多晶硅
- Patent Title: Tunable stressed polycrystalline silicon on dielectrics in an integrated circuit
- Patent Title (中): 可调谐的在集成电路中的电介质上施加多晶硅
-
Application No.: US11803836Application Date: 2007-05-16
-
Publication No.: US07863130B2Publication Date: 2011-01-04
- Inventor: Matthias Hierlemann , Chandrasekhar Sarma
- Applicant: Matthias Hierlemann , Chandrasekhar Sarma
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L21/8242
- IPC: H01L21/8242

Abstract:
System and method for creating stressed polycrystalline silicon in an integrated circuit. A preferred embodiment includes manufacturing an integrated circuit, including forming a trench in an integrated circuit substrate, forming a cavity within the integrated circuit substrate, wherein the cavity is linked to the trench, depositing a dielectric layer within the cavity, and depositing polycrystalline silicon over the dielectric layer, wherein an inherent stress is induced in the polycrystalline silicon that grows on the dielectric layer. The dielectric layer may be, for example, silicon aluminum oxynitride (SiAlON), mullite (3Al2O3.2SiO2), and alumina (Al2O3).
Public/Granted literature
- US20080283927A1 Tunable stressed polycrystalline silicon on dielectrics in an integrated circuit Public/Granted day:2008-11-20
Information query
IPC分类: