Invention Grant
US07870176B2 Method of and apparatus for implementing fast orthogonal transforms of variable size
有权
用于实现可变大小的快速正交变换的方法和装置
- Patent Title: Method of and apparatus for implementing fast orthogonal transforms of variable size
- Patent Title (中): 用于实现可变大小的快速正交变换的方法和装置
-
Application No.: US11176149Application Date: 2005-07-07
-
Publication No.: US07870176B2Publication Date: 2011-01-11
- Inventor: Doron Solomon , Gilad Garon
- Applicant: Doron Solomon , Gilad Garon
- Applicant Address: IL
- Assignee: ASOCS Ltd.
- Current Assignee: ASOCS Ltd.
- Current Assignee Address: IL
- Agency: McDermott Will & Emery LLP
- Main IPC: G06F17/14
- IPC: G06F17/14

Abstract:
A reconfigurable architecture for and method of performing a fast orthogonal transform of vectors in multiple stages, the size of a vector being N, wherein N can vary and the number of stages is a function of N, the architecture comprising: a computational unit configured and arranged so as to include one or more butterfly units; a block including one or more multipliers coupled to the output of the computational unit, configured and arranged so as to perform all of the butterfly computations for at least one stage of the transform; a storage unit configured and arranged so as to store the intermediate results of the butterfly computations and predetermined coefficients for use by the computational unit for performing each butterfly computation, the storage unit including memory and multiplexing architecture; the storage unit including memory and multiplexing architecture; a multiplexer unit configured and arranged so as to time multiplex all of the butterfly computations of the transform using said computation unit for the one stage so that only one computation unit is required for the stage; and a controller configured and arranged so as to provide coefficients to the computational unit, and control the sizes of memory and multiplexing architecture in the storage unit; wherein the multipliers' coefficients, the coefficients of the computational unit, the sizes of memories, and multiplexing architecture, for each stage are modified as a function of the value of N. The architecture can be implemented as an integrated chip, and used in communication devices.
Public/Granted literature
- US20060010188A1 Method of and apparatus for implementing fast orthogonal transforms of variable size Public/Granted day:2006-01-12
Information query