Invention Grant
- Patent Title: Semiconductor memory device
- Patent Title (中): 半导体存储器件
-
Application No.: US11902873Application Date: 2007-09-26
-
Publication No.: US07872899B2Publication Date: 2011-01-18
- Inventor: Katsuhiko Hoya , Daisaburo Takashima
- Applicant: Katsuhiko Hoya , Daisaburo Takashima
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Finnegan, Henderson, Farabow, Garrett & Dunner, L.L.P.
- Priority: JP2006-263797 20060928
- Main IPC: G11C11/22
- IPC: G11C11/22

Abstract:
The memory cell array includes a memory cell, the memory cell including a ferroelectric capacitor and a transistor. The memory cell array includes a word line selecting the memory cell, a plate line applying a drive voltage to the ferroelectric capacitor, and a bit line reading data from the ferroelectric capacitor. A selection transistor selectively connects the memory cell to the bit line. A dummy cell provides a reference potential, the reference potential being referred to for a potential read from the memory cell. A sense amplifier circuit includes a plurality of amplification circuits amplifying the potential difference between a bit-line pair. A decoupling circuit electrically cuts off the bit line between the amplification circuits.
Public/Granted literature
- US20080084730A1 Semiconductor memory device Public/Granted day:2008-04-10
Information query