Invention Grant
- Patent Title: Non-volatile semiconductor storage system
- Patent Title (中): 非易失性半导体存储系统
-
Application No.: US12397369Application Date: 2009-03-04
-
Publication No.: US07872910B2Publication Date: 2011-01-18
- Inventor: Mitsuaki Honma , Noboru Shibata , Hironori Uchikawa
- Applicant: Mitsuaki Honma , Noboru Shibata , Hironori Uchikawa
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2006-184362 20060704
- Main IPC: G11C11/34
- IPC: G11C11/34

Abstract:
In a memory cell array, memory cells enabled to store plural-bit data are arranged in matrix. The bit-line control circuit is connected to bit-lines to control the bit-lines. A word line control circuit applies a plural-bit data read voltage as a word line voltage to the word line. The plural-bit data read voltage is larger than an upper limit of one of plural threshold voltage distributions and smaller than a lower limit of another threshold voltage distribution. Furthermore, it applies a soft-value read voltage as a word line voltage to the word line. The soft-value read voltage is smaller than an upper limit of a threshold voltage distribution and larger than a lower limit thereof. The likelihood calculation circuit calculates likelihood of the plural-bit data stores in the memory cells based on the soft-value.
Public/Granted literature
- US20090201726A1 NON-VOLATILE SEMICONDUCTOR STORAGE SYSTEM Public/Granted day:2009-08-13
Information query