Invention Grant
US07873810B2 Microprocessor instruction using address index values to enable access of a virtual buffer in circular fashion
有权
使用地址索引值的微处理器指令能够以循环方式访问虚拟缓冲区
- Patent Title: Microprocessor instruction using address index values to enable access of a virtual buffer in circular fashion
- Patent Title (中): 使用地址索引值的微处理器指令能够以循环方式访问虚拟缓冲区
-
Application No.: US10956498Application Date: 2004-10-01
-
Publication No.: US07873810B2Publication Date: 2011-01-18
- Inventor: Darren M. Jones , Ryan C. Kinter , Radhika Thekkath , Chinh Nguyen Tran
- Applicant: Darren M. Jones , Ryan C. Kinter , Radhika Thekkath , Chinh Nguyen Tran
- Applicant Address: US CA Sunnyvale
- Assignee: MIPS Technologies, Inc.
- Current Assignee: MIPS Technologies, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F9/26 ; G06F9/34 ; G06F15/00 ; G06F7/38 ; G06F9/00 ; G06F9/44

Abstract:
A modular subtraction instruction for execution on a microprocessor having at least one register. The instruction includes opcode bits for designating the instruction and operand bits for designating at least one register storing an offset index, a decrement value, and an address index. When the modular subtraction instruction is executed on the microprocessor, the address index is modified by the decrement value if the address index is not zero and is modified by the offset index if the address index is zero. For example, the address index is repeatedly decremented using the decrement value until it reaches zero, and then the address index is reset back to the offset index. The operand bits may include multiple fields identifying multiple registers selected from the general purpose registers of the microprocessor. The modular subtraction instruction enables access to a buffer in memory in circular fashion by virtue of its operation.
Public/Granted literature
Information query