Invention Grant
- Patent Title: Continuous application and decompression of test patterns to a circuit-under-test
- Patent Title (中): 将测试模式连续应用和解压缩到被测电路
-
Application No.: US12352994Application Date: 2009-01-13
-
Publication No.: US07877656B2Publication Date: 2011-01-25
- Inventor: Janusz Rajski , Mark Kassab , Nilanjan Mukherjee , Jerzy Tyszer
- Applicant: Janusz Rajski , Mark Kassab , Nilanjan Mukherjee , Jerzy Tyszer
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Agency: Klarquist Sparkman, LLP
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A method for applying test patterns to scan chains in a circuit-under-test. The method includes providing a compressed test pattern of bits; decompressing the compressed test pattern into a decompressed test pattern of bits as the compressed test pattern is being provided; and applying the decompressed test pattern to scan chains of the circuit-under-test. The actions of providing the compressed test pattern, decompressing the compressed test pattern, and applying the decompressed pattern are performed synchronously at the same or different clock rates, depending on the way in which the decompressed bits are to be generated. A circuit that performs the decompression includes a decompressor such as a linear feedbackstate machine adapted to receive a compressed test pattern of bits. The decompressor decompresses the test pattern into a decompressed test pattern of bits as the compressed test pattern is being received. The circuit further includes scan chains for testing circuit logic, the scan chains coupled to the decompressor and adapted to receive the decompressed test pattern.
Public/Granted literature
- US20090183041A1 CONTINUOUS APPLICATION AND DECOMPRESSION OF TEST PATTERNS TO A CIRCUIT-UNDER-TEST Public/Granted day:2009-07-16
Information query