Invention Grant
- Patent Title: Leadless semiconductor package with electroplated layer embedded in encapsulant and the method for manufacturing the same
- Patent Title (中): 无铅半导体封装,其中电镀层嵌入密封剂中及其制造方法
-
Application No.: US12189165Application Date: 2008-08-10
-
Publication No.: US07879653B2Publication Date: 2011-02-01
- Inventor: Hung-Tsun Lin
- Applicant: Hung-Tsun Lin
- Applicant Address: BM Hamilton TW Hsinchu
- Assignee: Chipmos Technologies (Bermuda) Ltd.,Chipmos Technologies Inc.
- Current Assignee: Chipmos Technologies (Bermuda) Ltd.,Chipmos Technologies Inc.
- Current Assignee Address: BM Hamilton TW Hsinchu
- Priority: CN95110296 20060324
- Main IPC: H01L21/60
- IPC: H01L21/60

Abstract:
A leadless semiconductor package with an electroplated layer embedded in an encapsulant and its manufacturing processes are disclosed. The package primarily includes a half-etched leadframe, a chip, an encapsulant, and an electroplated layer. The half-etched leadframe has a plurality of leads and a plurality of outer pads integrally connected to the leads. The encapsulant encapsulates the chip and the leads and has a plurality of cavities reaching to the outer pads to form an electroplated layer on the outer pads and embedded in the cavities. Accordingly, under the advantages of lower cost and higher thermal dissipation, the conventional substrates and their solder masks for BGA (Ball Grid Array) or LGA (Land Grid Array) packages can be replaced. The leads encapsulated in the encapsulant have a better bonding strength and the electroplated layer embedded in the encapsulant will not be damaged during shipping, handling, or storing the semiconductor packages. Furthermore, the manufacturing processes include two half-etching steps to form the half-etched leadframe where a second half-etching step is performed after forming the encapsulant and before forming the electroplated layer.
Public/Granted literature
Information query
IPC分类: