Invention Grant
US07880519B2 Clock signal generating circuit, display panel module, imaging device, and electronic equipment
有权
时钟信号发生电路,显示面板模块,成像装置和电子设备
- Patent Title: Clock signal generating circuit, display panel module, imaging device, and electronic equipment
- Patent Title (中): 时钟信号发生电路,显示面板模块,成像装置和电子设备
-
Application No.: US12327893Application Date: 2008-12-04
-
Publication No.: US07880519B2Publication Date: 2011-02-01
- Inventor: Michiru Senda , Hiroshi Mizuhashi
- Applicant: Michiru Senda , Hiroshi Mizuhashi
- Applicant Address: JP Tokyo
- Assignee: Sony Corporation
- Current Assignee: Sony Corporation
- Current Assignee Address: JP Tokyo
- Agency: SNR Denton US LLP
- Priority: JP2007-314634 20071205
- Main IPC: H03L7/00
- IPC: H03L7/00

Abstract:
A delay synchronization loop type clock signal generating circuit includes: a digital delay line for delaying a first clock signal and generating a second clock signal; a ring-type shift register for setting the delay time length of the digital delay line by flip-flop output of each stage thereof; and a delay amount control unit for controlling supply of shift clocks to the ring-type shift register, based on phase relation between the first clock signal and the second clock signal.
Public/Granted literature
- US20090146713A1 CLOCK SIGNAL GENERATING CIRCUIT, DISPLAY PANEL MODULE, IMAGING DEVICE, AND ELECTRONIC EQUIPMENT Public/Granted day:2009-06-11
Information query