Invention Grant
- Patent Title: Balancing a signal margin of a resistance based memory circuit
- Patent Title (中): 平衡基于电阻的存储器电路的信号余量
-
Application No.: US12338297Application Date: 2008-12-18
-
Publication No.: US07889585B2Publication Date: 2011-02-15
- Inventor: Seong-Ook Jung , Jisu Kim , Jee-Hwan Song , Seung H. Kang , Sei Seung Yoon , Mehdi Hamidi Sani
- Applicant: Seong-Ook Jung , Jisu Kim , Jee-Hwan Song , Seung H. Kang , Sei Seung Yoon , Mehdi Hamidi Sani
- Applicant Address: US CA San Diego KR Seoul
- Assignee: QUALCOMM Incorporated,Industry-Academic Cooperation Foundation, Yonsei U
- Current Assignee: QUALCOMM Incorporated,Industry-Academic Cooperation Foundation, Yonsei U
- Current Assignee Address: US CA San Diego KR Seoul
- Agent Sam Talpalatsky; Nicholas J. Pauley; Peter Kamarchik
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A resistance based memory circuit is disclosed. The circuit includes a first transistor load of a data cell and a bit line adapted to detect a first logic state. The bit line is coupled to the first transistor load and coupled to a data cell having a magnetic tunnel junction (MTJ) structure. The bit line is adapted to detect data having a logic one value when the bit line has a first voltage value, and to detect data having a logic zero value when the bit line has a second voltage value. The circuit further includes a second transistor load of a reference cell. The second transistor load is coupled to the first transistor load, and the second transistor load has an associated reference voltage value. A characteristic of the first transistor load, such as transistor width, is adjustable to modify the first voltage value and the second voltage value without substantially changing the reference voltage value.
Public/Granted literature
- US20100157654A1 Balancing A Signal Margin Of A Resistance Based Memory Circuit Public/Granted day:2010-06-24
Information query