Invention Grant
- Patent Title: Managing integrated circuit stress using dummy diffusion regions
- Patent Title (中): 使用虚拟扩散区管理集成电路应力
-
Application No.: US12207349Application Date: 2008-09-09
-
Publication No.: US07897479B2Publication Date: 2011-03-01
- Inventor: Xi-Wei Lin , Dipankar Pramanik , Victor Moroz
- Applicant: Xi-Wei Lin , Dipankar Pramanik , Victor Moroz
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Haynes Beffel & Wolfeld LLP
- Agent Warren S. Wolfeld
- Main IPC: H01L21/76
- IPC: H01L21/76 ; H01L29/00

Abstract:
Roughly described, methods and systems for improving integrated circuit layouts and fabrication processes in order to better account for stress effects. Dummy features can be added to a layout either in order to improve uniformity, or to relax known undesirable stress, or to introduce known desirable stress. The dummy features can include dummy diffusion regions added to relax stress, and dummy trenches added either to relax or enhance stress. A trench can relax stress by filling it with a stress-neutral material or a tensile strained material. A trench can increase stress by filling it with a compressive strained material. Preferably dummy diffusion regions and stress relaxation trenches are disposed longitudinally to at least the channel regions of N-channel transistors, and transversely to at least the channel regions of both N-channel and P-channel transistors. Preferably stress enhancement trenches are disposed longitudinally to at least the channel regions of P-channel transistors.
Public/Granted literature
- US20090007043A1 Managing Integrated Circuit Stress Using Dummy Diffusion Regions Public/Granted day:2009-01-01
Information query
IPC分类: