Invention Grant
- Patent Title: Independently-double-gated transistor memory (IDGM)
- Patent Title (中): 独立双门控晶体管存储器(IDGM)
-
Application No.: US11678026Application Date: 2007-02-22
-
Publication No.: US07898009B2Publication Date: 2011-03-01
- Inventor: Dale G. Wilson , Kelly James DeGregorio , Stephen A. Parke , Douglas R. Hackler, Sr.
- Applicant: Dale G. Wilson , Kelly James DeGregorio , Stephen A. Parke , Douglas R. Hackler, Sr.
- Applicant Address: US ID Boise
- Assignee: American Semiconductor, Inc.
- Current Assignee: American Semiconductor, Inc.
- Current Assignee Address: US ID Boise
- Agency: Your Intellectual Property Matters, LLC
- Agent Robert A. Frohwerk
- Main IPC: H01L29/80
- IPC: H01L29/80

Abstract:
Memory cells are constructed from double-gated four terminal transistors having independent gate control. DRAM cells may use one, two or three transistors. Single transistor cells are constructed either with or without a bit storage capacitor, and both NAND- and NOR-type Non-Volatile NVRAM cells, as well as Ferroelectric FeRAM cells, are described. For all cells, top gates provide conventional access while independent bottom gates provide control to optimize memory retention for given speed and power parameters as well as to accommodate hardening against radiation. In a single transistor cell without a capacitor, use of the bottom gate allows packing to a density approaching 2 F2. Using a ferroelectric material as the gate insulator produces a single-transistor FeRAM cell that overcomes the industry-wide Write Disturb problem. The memory cells are compatible with SOI logic circuitry for use as embedded RAM in SOC applications.
Public/Granted literature
- US20080203443A1 Independently-Double-Gated Transistor Memory (IDGM) Public/Granted day:2008-08-28
Information query
IPC分类: