Invention Grant
- Patent Title: Circuit for clock interpolation and method for performing clock interpolation
- Patent Title (中): 时钟插补电路和执行时钟插补的方法
-
Application No.: US10980027Application Date: 2004-11-03
-
Publication No.: US07898342B2Publication Date: 2011-03-01
- Inventor: Boris Jasniewicz , Hartmut Keyl
- Applicant: Boris Jasniewicz , Hartmut Keyl
- Applicant Address: DE Heidelberg
- Assignee: Heidelberger Druckmaschinen AG
- Current Assignee: Heidelberger Druckmaschinen AG
- Current Assignee Address: DE Heidelberg
- Agent Laurence A. Greenberg; Werner H. Stemer; Ralph E. Locher
- Priority: DE10351218 20031103
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
In a circuit and a method of clock interpolation, an input signal at a first frequency is processed and at least one output signal having a second frequency being a multiple of the first frequency of the input signal is output. The circuit is defined by the fact that the input signal is measured with respect to frequency and phase in a PLL frequency measuring circuit, and by the fact that the measured input signal is multiplied by at least one frequency multiplier and an oscillator that follows the frequency multiplier.
Public/Granted literature
- US20050093636A1 Circuit for clock interpolation and method for performing clock interpolation Public/Granted day:2005-05-05
Information query