Invention Grant
US07904286B2 Method and apparatus for scheduling test vectors in a multiple core integrated circuit
有权
用于在多核心集成电路中调度测试向量的方法和装置
- Patent Title: Method and apparatus for scheduling test vectors in a multiple core integrated circuit
- Patent Title (中): 用于在多核心集成电路中调度测试向量的方法和装置
-
Application No.: US11855345Application Date: 2007-09-14
-
Publication No.: US07904286B2Publication Date: 2011-03-08
- Inventor: Duy Quoc Huynh , Gahn Wattanadilok Krishnakalin , Giang Chau Nguyen
- Applicant: Duy Quoc Huynh , Gahn Wattanadilok Krishnakalin , Giang Chau Nguyen
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent David A. Mims; Robert C. Rolnik
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G01R31/28 ; H03K17/693 ; H03K19/00

Abstract:
A computer implemented method, apparatus and computer program product for extending test coverage in a simulated multiple core integrated circuit. The simulator applies at a first time a first test vector on the simulated multiple core integrated circuit, the first test vector having a duration. The simulator may also apply a second test vector at a second time before the duration but substantially after the first time. The simulator can collect a response from the multiple core integrated circuit based on the first test vector and the second test vector.
Public/Granted literature
- US20090077441A1 METHOD AND APPARATUS FOR SCHEDULING TEST VECTORS IN A MULTIPLE CORE INTEGRATED CIRCUIT Public/Granted day:2009-03-19
Information query