Invention Grant
- Patent Title: Bias circuit and control method for bias circuit
- Patent Title (中): 偏置电路的偏置电路和控制方法
-
Application No.: US12770841Application Date: 2010-04-30
-
Publication No.: US07920028B2Publication Date: 2011-04-05
- Inventor: Tomoyuki Arai , Masahiro Kudo
- Applicant: Tomoyuki Arai , Masahiro Kudo
- Applicant Address: JP Kawasaki
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki
- Agency: Katten Muchin Rosenman LLP
- Main IPC: H03F3/04
- IPC: H03F3/04

Abstract:
A bias circuit for applying a bias voltage to a nonlinear amplification circuit, including a constant-current source; and a first, second, third, and fourth transistors, wherein a current mirror circuit is configured by the first transistor and the second transistor, and the bias voltage is outputted from the drain of the second transistor, gate lengths and gate widths of the first and second transistor are the same, gate lengths of the first to fourth transistor are the same, and gate lengths and gate widths of the first, second, third, and fourth transistor are configured so that k4−0.5−k3−0.5 is approximately 1, where k3 stands for a ratio of a gate width of the third transistor to the gate width of the first transistor and k4 stands for a ratio of a gate width of the fourth transistor to the gate width of the first transistor.
Public/Granted literature
- US20100207692A1 BIAS CIRCUIT AND CONTROL METHOD FOR BIAS CIRCUIT Public/Granted day:2010-08-19
Information query