Invention Grant
- Patent Title: Clock synchronization circuit
- Patent Title (中): 时钟同步电路
-
Application No.: US11864042Application Date: 2007-09-28
-
Publication No.: US07920664B2Publication Date: 2011-04-05
- Inventor: Takahiro Adachi
- Applicant: Takahiro Adachi
- Applicant Address: JP Tokyo
- Assignee: NEC Corporation
- Current Assignee: NEC Corporation
- Current Assignee Address: JP Tokyo
- Priority: JP2006-271764 20061003
- Main IPC: H04L7/00
- IPC: H04L7/00

Abstract:
A clock synchronization circuit includes a clock generation circuit generating a sampling clock for sampling a received signal from an output of a local oscillator, a phase error detection circuit finding a phase error between sampling timing of the sampling clock and ideal sampling timing, and a timing correction circuit finding a correction quantity to correct a frequency error between a frequency of the sampling clock and a frequency of the ideal sampling timing and the phase error every sampling timing of the sampling clock, and outputting a sampling value interpolated according to the found correction quantity.
Public/Granted literature
- US20080080650A1 CLOCK SYNCHRONIZATION CIRCUIT Public/Granted day:2008-04-03
Information query