Invention Grant
US07924620B2 Nonvolatile semiconductor memory including charge accumulation layer and control gate
失效
非易失性半导体存储器,包括电荷累积层和控制栅极
- Patent Title: Nonvolatile semiconductor memory including charge accumulation layer and control gate
- Patent Title (中): 非易失性半导体存储器,包括电荷累积层和控制栅极
-
Application No.: US12543161Application Date: 2009-08-18
-
Publication No.: US07924620B2Publication Date: 2011-04-12
- Inventor: Yasuhiko Honda
- Applicant: Yasuhiko Honda
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Main IPC: G11C16/00
- IPC: G11C16/00

Abstract:
A nonvolatile semiconductor memory includes a transistor, a first MOS, a second MOS, a first voltage circuit, and a second voltage circuit. The transistor includes a accumulation layer, a control gate, and a first impurity diffused layer. The first MOS includes a first electrode and a second layer. The second MOS includes a second electrode and a third layer, after the channels being formed, the first MOS and the second MOS being cut off. The first voltage circuit applies a first voltage to an active region to generate a forward bias. The second voltage circuit applies a second voltage, and a third voltage to the control gate of the transistor, after the first voltage circuit charges the first to third impurity diffused layer to the first voltage, the second voltage circuit applying the second voltage and the third voltage to the control gate of the transistor.
Public/Granted literature
- US20100214842A1 NONVOLATILE SEMICONDUCTOR MEMORY INCLUDING CHARGE ACCUMULATION LAYER AND CONTROL GATE Public/Granted day:2010-08-26
Information query