Invention Grant
- Patent Title: Insertion of error detection circuits based on error propagation within integrated circuits
- Patent Title (中): 基于集成电路内的误差传播插入误差检测电路
-
Application No.: US11887106Application Date: 2005-10-03
-
Publication No.: US07926021B2Publication Date: 2011-04-12
- Inventor: Jason Andrew Blome , Krisztian Flautner , Daryl Wayne Bradley
- Applicant: Jason Andrew Blome , Krisztian Flautner , Daryl Wayne Bradley
- Applicant Address: GB Cambridge
- Assignee: ARM Limited
- Current Assignee: ARM Limited
- Current Assignee Address: GB Cambridge
- Agency: Nixon & Vanderhye P.C.
- Priority: GB0519363.6 20050922
- International Application: PCT/GB2005/003800 WO 20051003
- International Announcement: WO2007/034128 WO 20070329
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method of selecting where error detection circuits should be placed within an integrated circuit uses simulation of a reference and test design with errors injected into the test design and then fan out analysis performed upon those injected errors to identify error propagation characteristics. Thus, registers at which propagated errors are highly likely to manifest themselves or which protect key architectural state, or which protect state not otherwise protected can be identified and so an efficient deployment of error detection mechanisms achieved. Within an integrated circuit output signals from inactive circuit elements may be subject to isolation gating in dependence upon a detected current state of the integrated circuit. Thus, inactive circuit elements in which soft errors occur have inappropriate output signals gated from reaching the rest of the integrated circuit and thus reducing erroneous operation.
Public/Granted literature
- US20090049331A1 Error propagation control within integrated circuits Public/Granted day:2009-02-19
Information query