Invention Grant
- Patent Title: Charge domain filter circuit
- Patent Title (中): 电荷域滤波电路
-
Application No.: US12273185Application Date: 2008-11-18
-
Publication No.: US07932773B2Publication Date: 2011-04-26
- Inventor: Sachio Iida , Atsushi Yoshizawa
- Applicant: Sachio Iida , Atsushi Yoshizawa
- Applicant Address: JP Tokyo
- Assignee: Sony Corporation
- Current Assignee: Sony Corporation
- Current Assignee Address: JP Tokyo
- Agency: Finnegan, Henderson, Farabow, Garrett & Dunner, L.L.P.
- Priority: JPP2007-304985 20071126
- Main IPC: H04B1/10
- IPC: H04B1/10

Abstract:
A charge domain filter circuit includes a first signal output portion, at least one second signal output, portion, a third signal output portion, and an adder portion. The first signal output portion outputs a first signal that is sampled at a specified time interval. Each second signal, output portion outputs a second signal that is sampled after a specified delay after the first signal is sampled. Where a plurality of the second signal output portions is included, the second signals are sampled in succession. The third signal output portion outputs a third signal that is sampled after a specified delay after the last second signal is sampled. The adder portion adds the first, second, and third signals together and outputs the result. The capacitance ratio of the sampling capacitors in the first signal output portion and the second signal output portion is one of continuously or discretely varied.
Public/Granted literature
- US20090134938A1 Charge Domain Filter Circuit Public/Granted day:2009-05-28
Information query