Invention Grant
- Patent Title: Computation spreading for spur reduction in a digital phase lock loop
- Patent Title (中): 在数字锁相环中用于锐减的计算扩展
-
Application No.: US11853588Application Date: 2007-09-11
-
Publication No.: US07936221B2Publication Date: 2011-05-03
- Inventor: Roman Staszewski , Robert B. Staszewski , Fuqiang Shi
- Applicant: Roman Staszewski , Robert B. Staszewski , Fuqiang Shi
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Ronald O. Neerings; Wade James Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A novel and useful apparatus for and method of spur reduction using computation spreading in a digital phase locked loop (DPLL) architecture. A software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU is adapted to spread the computation of the atomic operations out over and completed within an entire PLL reference clock period. Each computation being performed at a much higher processor clock frequency than the PLL reference clock rate. This functions to significantly reduce the per cycle current transient generated by the computations. Further, the frequency content of the current transients is at the higher processor clock frequency. This results in a significant reduction in spurs within sensitive portions of the output spectrum.
Public/Granted literature
- US20080069286A1 Computation spreading for spur reduction in a digital phase lock loop Public/Granted day:2008-03-20
Information query