Invention Grant
US07936222B2 Phase-locked loop circuit employing capacitance multiplication 有权
采用电容倍增的锁相环电路

  • Patent Title: Phase-locked loop circuit employing capacitance multiplication
  • Patent Title (中): 采用电容倍增的锁相环电路
  • Application No.: US12511120
    Application Date: 2009-07-29
  • Publication No.: US07936222B2
    Publication Date: 2011-05-03
  • Inventor: Ping-Ying Wang
  • Applicant: Ping-Ying Wang
  • Applicant Address: TW Hsinchu
  • Assignee: Mediatek Inc.
  • Current Assignee: Mediatek Inc.
  • Current Assignee Address: TW Hsinchu
  • Agency: Thomas|Kayden
  • Main IPC: H03L7/07
  • IPC: H03L7/07
Phase-locked loop circuit employing capacitance multiplication
Abstract:
A phase-locked loop circuit. The phase-locked loop circuit comprises a phase detector, a proportional charge pump, a decimator, an integral charge pimp, and a voltage-controlled oscillator. The phase detector obtains an phase error information according to a phase difference between a reference signal and a clock signal input to the phase detector. The proportional charge pump coupled to the phase detector generates a first voltage according to the phase error information. The decimator generates a decimated version of the phase error information by a decimation factor of N. The integral charge pump generates a second voltage according to the decimated version of the phase error information. The voltage-controlled oscillator generating the clock signal according to a combination of the first and second voltages.
Public/Granted literature
Information query
Patent Agency Ranking
0/0