Invention Grant
- Patent Title: Low spur phase-locked loop architecture
- Patent Title (中): 低支路锁相环体系结构
-
Application No.: US12284924Application Date: 2008-09-25
-
Publication No.: US07936223B2Publication Date: 2011-05-03
- Inventor: James M. Little , Perry Leigh Heedley , David Vieira , Maoyou Sun
- Applicant: James M. Little , Perry Leigh Heedley , David Vieira , Maoyou Sun
- Applicant Address: US DE Dover
- Assignee: Vintomie Networks B.V., LLC
- Current Assignee: Vintomie Networks B.V., LLC
- Current Assignee Address: US DE Dover
- Agency: Dorsey & Whitney LLP
- Main IPC: H03L7/00
- IPC: H03L7/00

Abstract:
A low spur phase-locked loop (PLL) architecture is provided. A frequency-synthesizing PLL that includes a differential Kvco gain linearization circuit with adjustable DC offset is used to reduce clock jitter. The free-running oscillation frequency of the VCO of the PLL is centered near the desired frequency using programmable loads to minimize the required control voltage range. The PLL uses a differential architecture that includes a charge pump that compensates for variations in Kvco and a LC tank oscillator with differential controlled varactor. The differential PLL architecture demonstrates that the reference spur can be well controlled to below −80 dBc.
Public/Granted literature
- US20090231046A1 Low spur phase-locked loop architecture Public/Granted day:2009-09-17
Information query