Invention Grant
US07940554B2 Reduced complexity array line drivers for 3D matrix arrays 有权
降低3D矩阵阵列的复杂性阵列线驱动

Reduced complexity array line drivers for 3D matrix arrays
Abstract:
A method of biasing a nonvolatile memory array. The nonvolatile memory array includes a first and second plurality of Y lines, a plurality of X lines, a first and second plurality of two terminal memory cells. Each first and second memory cell is coupled to one of the first or second plurality of Y lines and one of the plurality of X lines, respectively. Substantially all of the first plurality and second plurality of Y lines are driven to a Y line unselect voltage. At least one selected Y line of the first plurality of Y lines is driven to a Y line select voltage while floating remaining Y lines of the first plurality of Y lines and while driving substantially all of the second plurality of Y lines to the Y line unselect voltage.
Public/Granted literature
Information query
Patent Agency Ranking
0/0