Invention Grant
- Patent Title: Reduced complexity array line drivers for 3D matrix arrays
- Patent Title (中): 降低3D矩阵阵列的复杂性阵列线驱动
-
Application No.: US12385964Application Date: 2009-04-24
-
Publication No.: US07940554B2Publication Date: 2011-05-10
- Inventor: Roy E. Scheuerlein , Luca Fasoli
- Applicant: Roy E. Scheuerlein , Luca Fasoli
- Applicant Address: US CA Milpitas
- Assignee: SanDisk 3D LLC
- Current Assignee: SanDisk 3D LLC
- Current Assignee Address: US CA Milpitas
- Agency: The Marbury Law Group, PLLC
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
A method of biasing a nonvolatile memory array. The nonvolatile memory array includes a first and second plurality of Y lines, a plurality of X lines, a first and second plurality of two terminal memory cells. Each first and second memory cell is coupled to one of the first or second plurality of Y lines and one of the plurality of X lines, respectively. Substantially all of the first plurality and second plurality of Y lines are driven to a Y line unselect voltage. At least one selected Y line of the first plurality of Y lines is driven to a Y line select voltage while floating remaining Y lines of the first plurality of Y lines and while driving substantially all of the second plurality of Y lines to the Y line unselect voltage.
Public/Granted literature
- US20100271885A1 Reduced complexity array line drivers for 3D matrix arrays Public/Granted day:2010-10-28
Information query