Invention Grant
US07941714B2 Parallel bit test apparatus and parallel bit test method capable of reducing test time
失效
并行位测试装置和并行位测试方法,能够减少测试时间
- Patent Title: Parallel bit test apparatus and parallel bit test method capable of reducing test time
- Patent Title (中): 并行位测试装置和并行位测试方法,能够减少测试时间
-
Application No.: US12003900Application Date: 2008-01-03
-
Publication No.: US07941714B2Publication Date: 2011-05-10
- Inventor: Yong-hwan Cho , Kwun-soo Cheon , Hyun-soon Jang , Seung-whan Seo
- Applicant: Yong-hwan Cho , Kwun-soo Cheon , Hyun-soon Jang , Seung-whan Seo
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Lee & Morse, P.C.
- Priority: KR10-2007-0002651 20070109
- Main IPC: G11C29/00
- IPC: G11C29/00 ; G11C7/00

Abstract:
A parallel bit test (PBT) apparatus, included in memory chips that are stacked in a multi-chip package (MCP) and that share a set of data signal lines, may include: a comparing unit to output a data signal representative of a comparison between test data signals provided to a given one of the memory chips and corresponding data signals output therefrom, respectively; and a coding unit to output the representative data signal using a first subset of the shared set of data signal lines, the first subset not overlapping other subsets used by coding units corresponding to the other ones of the memory chips, respectively, the coding unit selecting one or more of the data signal lines amongst the shared set of data signal lines for inclusion in the first subset according to a first test mode register set (MRS) signal.
Public/Granted literature
- US20080168316A1 Parallel bit test apparatus and parallel bit test method capable of reducing test time Public/Granted day:2008-07-10
Information query