Invention Grant
US07947543B2 Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation
有权
具有自对准横向隔离的嵌入式绝缘体上硅绝缘体浮体器件
- Patent Title: Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation
- Patent Title (中): 具有自对准横向隔离的嵌入式绝缘体上硅绝缘体浮体器件
-
Application No.: US12567202Application Date: 2009-09-25
-
Publication No.: US07947543B2Publication Date: 2011-05-24
- Inventor: John Kim
- Applicant: John Kim
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Hunton & Williams LLP
- Main IPC: H01L21/84
- IPC: H01L21/84

Abstract:
Embodiments of a manufacturing process for recessed gate devices on silicon-on-insulator (SOI) substrate with self-aligned lateral isolation are described. This allows the creation of true in-pitch recessed gate devices without requiring an extra isolation dimension. A lateral isolation trench is formed between pairs of recessed gate devices by etching the silicon-on-insulator area down to a buried oxide layer on which the silicon-on-insulator layer is formed. The position of the trench is self-aligned and defined by the gate width and the dimension of spacers disposed on either side of the gate. The isolation trench is filled with a dielectric material and then etched back to the middle of the SOI body and the remaining volume is filled with a doped conductive material. The doped conductor is subject to a thermal cycle to create source and drain regions of the device through out-diffusion of the doped material.
Public/Granted literature
- US20100075471A1 Recessed Gate Silicon-On-Insulator Floating Body Device With Self-Aligned Lateral Isolation Public/Granted day:2010-03-25
Information query
IPC分类: