Invention Grant
US07948260B1 Method and apparatus for aligning the phases of digital clock signals 有权
用于对准数字时钟信号的相位的方法和装置

  • Patent Title: Method and apparatus for aligning the phases of digital clock signals
  • Patent Title (中): 用于对准数字时钟信号的相位的方法和装置
  • Application No.: US12789234
    Application Date: 2010-05-27
  • Publication No.: US07948260B1
    Publication Date: 2011-05-24
  • Inventor: Radimir Shilshtut
  • Applicant: Radimir Shilshtut
  • Applicant Address: US CA San Jose
  • Assignee: Xilinx, Inc.
  • Current Assignee: Xilinx, Inc.
  • Current Assignee Address: US CA San Jose
  • Agent Kin-Wah Tong
  • Main IPC: H03K19/003
  • IPC: H03K19/003
Method and apparatus for aligning the phases of digital clock signals
Abstract:
A method and apparatus for aligning the phases of digital clock signals are disclosed. For example, a phase alignment circuit according to one embodiment includes a frequency adjuster comprising a first plurality of inputs, where at least some of the first plurality of inputs are coupled to an output of a digital clock of an integrated circuit, a phase adjuster comprising a second plurality of inputs, where at least some of the second plurality of inputs are coupled to a plurality of outputs of the frequency adjuster, and an XOR gate comprising a third plurality of inputs, each of the third plurality of inputs being coupled to one of the plurality of outputs of the frequency adjuster.
Information query
Patent Agency Ranking
0/0