Invention Grant
- Patent Title: Dummy pattern design for reducing device performance drift
- Patent Title (中): 用于减少设备性能漂移的虚拟模式设计
-
Application No.: US12211503Application Date: 2008-09-16
-
Publication No.: US07958465B2Publication Date: 2011-06-07
- Inventor: Lee-Chung Lu , Chien-Chih Kuo , Jian-Yi Li , Sheng-Jier Yang
- Applicant: Lee-Chung Lu , Chien-Chih Kuo , Jian-Yi Li , Sheng-Jier Yang
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F19/00

Abstract:
A method of forming an integrated circuit structure on a chip includes extracting an active pattern including a diffusion region; enlarging the active pattern to form a dummy-forbidden region having a first edge and a second edge perpendicular to each other; and adding stress-blocking dummy diffusion regions throughout the chip, which includes adding a first stress-blocking dummy diffusion region adjacent and substantially parallel to the first edge of the dummy-forbidden region; and adding a second stress-blocking dummy diffusion region adjacent and substantially parallel to the second edge of the dummy-forbidden region. The method further includes, after the step of adding the stress-blocking dummy diffusion regions throughout the chip, adding general dummy diffusion regions into remaining spacings of the chip.
Public/Granted literature
- US20090282374A1 Dummy Pattern Design for Reducing Device Performance Drift Public/Granted day:2009-11-12
Information query