Invention Grant
US07961018B2 Semiconductor device including delay locked loop having periodically activated replica path
有权
半导体器件包括具有周期性激活的复制路径的延迟锁定环
- Patent Title: Semiconductor device including delay locked loop having periodically activated replica path
- Patent Title (中): 半导体器件包括具有周期性激活的复制路径的延迟锁定环
-
Application No.: US12588571Application Date: 2009-10-20
-
Publication No.: US07961018B2Publication Date: 2011-06-14
- Inventor: Seok-Hun Hyun , Kye-Hyun Kyung , Jun-Ho Shin
- Applicant: Seok-Hun Hyun , Kye-Hyun Kyung , Jun-Ho Shin
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Lee & Morse, P.C.
- Priority: KR10-2008-0103834 20081022
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A delay locked loop adapted to delay an external clock signal and to output an internal clock signal, the delay locked loop including a renewal signal generator that outputs a renewal signal that is selectively activated and inactivated, a replica path that is active when the renewal signal is activated and is inactive when the renewal signal is inactivated, the replica path delaying the internal clock signal by a delay time of a normal path of a semiconductor device to output a replica internal clock signal when the renewal signal is activated, a control signal generator adapted to vary and to output a delay control signal according to a phase difference between the external and the replica internal clock signals, and a variable delay circuit adapted to delay the external clock signal by a time corresponding to the delay control signal and to output the internal clock signal.
Public/Granted literature
- US20100097111A1 Semiconductor device including delay locked loop having periodically activated replica path Public/Granted day:2010-04-22
Information query