Invention Grant
US07965546B2 Synchronous page-mode phase-change memory with ECC and RAM cache
失效
具有ECC和RAM缓存的同步页模式相变存储器
- Patent Title: Synchronous page-mode phase-change memory with ECC and RAM cache
- Patent Title (中): 具有ECC和RAM缓存的同步页模式相变存储器
-
Application No.: US12579695Application Date: 2009-10-15
-
Publication No.: US07965546B2Publication Date: 2011-06-21
- Inventor: Charles C. Lee , Frank I-Kang Yu , David Q. Chow
- Applicant: Charles C. Lee , Frank I-Kang Yu , David Q. Chow
- Applicant Address: US CA San Jose
- Assignee: Super Talent Electronics, Inc.
- Current Assignee: Super Talent Electronics, Inc.
- Current Assignee Address: US CA San Jose
- Agency: g Patent LLC
- Agent Stuart T. Auvinen
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
Phase-change memory (PCM) cells store data using alloy resistors in high-resistance amorphous and low-resistance crystalline states. The time of the memory cell's set-current pulse can be 100 ns, much longer than read or reset times. The write time thus depends on the write data and is relatively long. A page-mode caching PCM device has a lookup table (LUT) that caches write data that is later written to an array of PCM banks. Host data is latched into a line FIFO and written into the LUT, reducing write delays to the relatively slow PCM. Host read data can be supplied by the LUT or fetched from the PCM banks. A multi-line page buffer between the PCM banks and LUT allows for larger block transfers using the LUT. Error-correction code (ECC) checking and generation is performed for data in the LUT, hiding ECC delays for data writes into the PCM banks.
Public/Granted literature
- US20100027329A1 Synchronous Page-Mode Phase-Change Memory with ECC and RAM Cache Public/Granted day:2010-02-04
Information query