Invention Grant
US07973344B2 Double gate JFET with reduced area consumption and fabrication method therefor
失效
双栅JFET,减少面积消耗及其制造方法
- Patent Title: Double gate JFET with reduced area consumption and fabrication method therefor
- Patent Title (中): 双栅JFET,减少面积消耗及其制造方法
-
Application No.: US12113118Application Date: 2008-04-30
-
Publication No.: US07973344B2Publication Date: 2011-07-05
- Inventor: Srinivasan R. Banna
- Applicant: Srinivasan R. Banna
- Applicant Address: US CA Los Gatos
- Assignee: SuVolta, Inc.
- Current Assignee: SuVolta, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Perkins Coie LLP
- Main IPC: H01L29/808
- IPC: H01L29/808 ; H01L21/337

Abstract:
Double gate JFET with reduced area consumption and fabrication method therefore. Double-gate semiconductor device including a substrate having a shallow trench isolator region comprising a first STI and a second STI, a channel region having a first and second channel edges, the channel region formed in the substrate and disposed between and in contact with the first STI and the second STI at the first and second channel edge. The first STI has a first cavity at the first channel edge, and the second STI has a second cavity at the second channel edge. The device further includes a gate electrode region comprising conductive material filling at least one of the first and second cavities. At least one of the first and second cavities is physically configured to provide electrical coupling of the gate electrode region to a back-gate P-N junction.
Public/Granted literature
- US20080272406A1 DOUBLE GATE JFET WITH REDUCED AREA CONSUMPTION AND FABRICATION METHOD THEREFOR Public/Granted day:2008-11-06
Information query
IPC分类: