Invention Grant
US07986253B2 Method and apparatus for digital error correction for binary successive approximation ADC
有权
用于二进制逐次逼近ADC的数字纠错方法和装置
- Patent Title: Method and apparatus for digital error correction for binary successive approximation ADC
- Patent Title (中): 用于二进制逐次逼近ADC的数字纠错方法和装置
-
Application No.: US12588819Application Date: 2009-10-29
-
Publication No.: US07986253B2Publication Date: 2011-07-26
- Inventor: Sang-Hyun Cho , Seung-Tak Ryu , Barosaim Sung
- Applicant: Sang-Hyun Cho , Seung-Tak Ryu , Barosaim Sung
- Applicant Address: KR Daejeon
- Assignee: Korea Advanced Institute of Science and Technology
- Current Assignee: Korea Advanced Institute of Science and Technology
- Current Assignee Address: KR Daejeon
- Agency: Bacon & Thomas, PLLC
- Priority: KR10-2008-0107657 20081031
- Main IPC: H03M1/06
- IPC: H03M1/06

Abstract:
An apparatus for digital error correction in a successive approximation (SAR) analog to digital converter (ADC) includes a binary weighted digital to analog converter (DAC) which can be virtually divided into multiple sub-DACs for redundancy insertion; and a comparator configured to compare the analog input with a DAC level corresponding to digital. The apparatus further includes a register and control logic unit configured to control a switching operation for DAC and to add output codes obtained from sub-DACs to output the added code as a final A/D converted code.
Public/Granted literature
- US20100109924A1 Method and apparatus for digital error correction for binary successive approximation ADC Public/Granted day:2010-05-06
Information query