Invention Grant
- Patent Title: Semiconductor device with three-dimensional field effect transistor structure
- Patent Title (中): 具有三维场效应晶体管结构的半导体器件
-
Application No.: US12216061Application Date: 2008-06-27
-
Publication No.: US07989846B2Publication Date: 2011-08-02
- Inventor: Hiroshi Furuta
- Applicant: Hiroshi Furuta
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Foley & Lardner LLP
- Priority: JP2007-173807 20070702
- Main IPC: H01L29/78
- IPC: H01L29/78

Abstract:
The semiconductor device includes first and second common source semiconductor layers respectively extending in a first direction, first and second logic gate circuits respectively composed of at least one three-dimensional P-type FET and a three-dimensional N-type FET. The sources of the three-dimensional P-type FETs in the first and second logic gate circuits are joined to the first common source semiconductor layer. The sources of the three-dimensional N-type FETs in the first and second logic gate circuits are joined to the second common source semiconductor layer. The semiconductor layers of the three-dimensional P-type and N-type FETs in the first logic gate circuit are joined in their drain side, and The semiconductor layers of the three-dimensional P-type and N-type FETs in the second logic gate circuit are joined in their drain side. The dissipation of the FinFET can be improved.
Public/Granted literature
- US20090008721A1 Semiconductor device Public/Granted day:2009-01-08
Information query
IPC分类: